Endre søk
RefereraExporteraLink to record
Permanent link

Direct link
Referera
Referensformat
  • apa
  • harvard1
  • ieee
  • modern-language-association-8th-edition
  • vancouver
  • Annet format
Fler format
Språk
  • de-DE
  • en-GB
  • en-US
  • fi-FI
  • nn-NO
  • nn-NB
  • sv-SE
  • Annet språk
Fler språk
Utmatningsformat
  • html
  • text
  • asciidoc
  • rtf
Round-trip DRAM Access Fairness in 3D NoC-based Many-core Systems
KTH. National University of Defense Technology, KTH Royal Institute of Technology, China.
KTH, Skolan för informations- och kommunikationsteknik (ICT), Elektronik.ORCID-id: 0000-0003-0061-3475
2017 (engelsk)Inngår i: ACM Transactions on Embedded Computing Systems, ISSN 1539-9087, E-ISSN 1558-3465, Vol. 16, artikkel-id 162Artikkel i tidsskrift (Fagfellevurdert) Published
Abstract [en]

In 3D NoC-based many-core systems, DRAM accesses behave differently due to their different communication distances and the latency gap of different DRAM accesses becomes bigger as the network size increases, which leads to unfair DRAM access performance among different nodes. This phenomenon may lead to high latencies for some DRAM accesses that become the performance bottleneck of the system. The paper addresses the DRAM access fairness problem in 3D NoC-based many-core systems by narrowing the latency difference of DRAM accesses as well as reducing the maximum latency. Firstly, the latency of a round-trip DRAM access is modeled and the factors causing DRAM access latency difference are discussed in detail. Secondly, the DRAM access fairness is further quantitatively analyzed through experiments. Thirdly, we propose to predict the network latency of round-trip DRAM accesses and use the predicted round-trip DRAM access time as the basis to prioritize the DRAM accesses in DRAM interfaces so that the DRAM accesses with potential high latencies can be transferred as early and fast as possible, thus achieving fair DRAM access. Experiments with synthetic and application workloads validate that our approach can achieve fair DRAM access and outperform the traditional First-Come-First-Serve (FCFS) scheduling policy and the scheduling policies proposed by reference [7] and [24] in terms of maximum latency, Latency Standard Deviation (LSD) 1 and speedup. In the experiments, the maximum improvement of the maximum latency, LSD, and speedup are 12.8%, 6.57%, and 8.3% respectively. Besides, our proposal brings very small extra hardware overhead (< 0.6%) in comparison to the three counterparts.

sted, utgiver, år, opplag, sider
ASSOC COMPUTING MACHINERY , 2017. Vol. 16, artikkel-id 162
Emneord [en]
3D Networks-on-Chip (NoC), DRAM access fairness, DRAM scheduling, round-trip
HSV kategori
Identifikatorer
URN: urn:nbn:se:kth:diva-217943DOI: 10.1145/3126561ISI: 000414353800045Scopus ID: 2-s2.0-85030680902OAI: oai:DiVA.org:kth-217943DiVA: diva2:1158793
Merknad

QC 20171121

Tilgjengelig fra: 2017-11-21 Laget: 2017-11-21 Sist oppdatert: 2017-11-21bibliografisk kontrollert

Open Access i DiVA

Fulltekst mangler i DiVA

Andre lenker

Forlagets fulltekstScopus

Personposter BETA

Lu, Zhonghai

Søk i DiVA

Av forfatter/redaktør
Chen, XiaowenLu, Zhonghai
Av organisasjonen
I samme tidsskrift
ACM Transactions on Embedded Computing Systems

Søk utenfor DiVA

GoogleGoogle Scholar

doi
urn-nbn

Altmetric

doi
urn-nbn
Totalt: 2 treff
RefereraExporteraLink to record
Permanent link

Direct link
Referera
Referensformat
  • apa
  • harvard1
  • ieee
  • modern-language-association-8th-edition
  • vancouver
  • Annet format
Fler format
Språk
  • de-DE
  • en-GB
  • en-US
  • fi-FI
  • nn-NO
  • nn-NB
  • sv-SE
  • Annet språk
Fler språk
Utmatningsformat
  • html
  • text
  • asciidoc
  • rtf