Ändra sökning
RefereraExporteraLänk till posten
Permanent länk

Direktlänk
Referera
Referensformat
  • apa
  • ieee
  • modern-language-association-8th-edition
  • vancouver
  • Annat format
Fler format
Språk
  • de-DE
  • en-GB
  • en-US
  • fi-FI
  • nn-NO
  • nn-NB
  • sv-SE
  • Annat språk
Fler språk
Utmatningsformat
  • html
  • text
  • asciidoc
  • rtf
A NoC system generator for the Sea-of-Cores era
KTH, Skolan för informations- och kommunikationsteknik (ICT), Elektroniksystem.ORCID-id: 0000-0002-8072-1742
KTH, Skolan för informations- och kommunikationsteknik (ICT), Elektroniksystem.
2011 (Engelska)Ingår i: 8th FPGAworld Conference - Academic Proceedings 2011, 2011, s. 35-40Konferensbidrag, Publicerat paper (Refereegranskat)
Abstract [en]

Multi-core systems are getting bigger. The number of cores is doubling every 18 months, in corollary with the reformulated Moore's law. Soon, the number of cores that can be integrated together in a system will be so large, that it is appropriate to talk about a new SoC design paradigm, the Sea-of-Cores era. This development will not end, even when CMOS cannot be made any smaller. Instead, with the development of Through-Silicon Vias (TSVs), chips will be stacked in 3D, promising continuous scaling for a very long time ahead. As systems grow, programming and debugging of them will become harder. Methods for generating the systems from higher-level specifications will be necessary to manage design complexity. Also, there will be so many processors to be programmed, that the SW also will have to be automatically generated and distributed, much in the same way as a synthesis and place & route tool is doing today for HW. In this paper, we present a NoC generator that can generate an arbitrarily large Multi-core platform from an XML configuration file, targeted for single-chip FPGA platforms. The NoC generator also generates a device driver prototype together with a small test program that can be used as a template for creating larger programs.

Ort, förlag, år, upplaga, sidor
2011. s. 35-40
Nyckelord [en]
FPGA, hardware platform, MPI, MPSoC, multi-core, NoC, Multi core, Field programmable gate arrays (FPGA), Microprocessor chips, Program debugging
Nationell ämneskategori
Annan elektroteknik och elektronik
Identifikatorer
URN: urn:nbn:se:kth:diva-149890DOI: 10.1145/2157871.2157875Scopus ID: 2-s2.0-84858730194ISBN: 9781450310215 (tryckt)OAI: oai:DiVA.org:kth-149890DiVA, id: diva2:743473
Konferens
FPGAWorld-2011, Proceedings of the 8th FPGAWorld Conference, Stockholm, 2011, available through ACM DL
Anmärkning

QC 20140904

Tillgänglig från: 2014-09-04 Skapad: 2014-08-28 Senast uppdaterad: 2016-04-08Bibliografiskt granskad

Open Access i DiVA

Fulltext saknas i DiVA

Övriga länkar

Förlagets fulltextScopus

Personposter BETA

Öberg, Johnny

Sök vidare i DiVA

Av författaren/redaktören
Öberg, JohnnyRobino, Francesco
Av organisationen
Elektroniksystem
Annan elektroteknik och elektronik

Sök vidare utanför DiVA

GoogleGoogle Scholar

doi
isbn
urn-nbn

Altmetricpoäng

doi
isbn
urn-nbn
Totalt: 122 träffar
RefereraExporteraLänk till posten
Permanent länk

Direktlänk
Referera
Referensformat
  • apa
  • ieee
  • modern-language-association-8th-edition
  • vancouver
  • Annat format
Fler format
Språk
  • de-DE
  • en-GB
  • en-US
  • fi-FI
  • nn-NO
  • nn-NB
  • sv-SE
  • Annat språk
Fler språk
Utmatningsformat
  • html
  • text
  • asciidoc
  • rtf