Ändra sökning
RefereraExporteraLänk till posten
Permanent länk

Direktlänk
Referera
Referensformat
  • apa
  • harvard1
  • ieee
  • modern-language-association-8th-edition
  • vancouver
  • Annat format
Fler format
Språk
  • de-DE
  • en-GB
  • en-US
  • fi-FI
  • nn-NO
  • nn-NB
  • sv-SE
  • Annat språk
Fler språk
Utmatningsformat
  • html
  • text
  • asciidoc
  • rtf
Fabrication of relaxed germanium on insulator via room temperature wafer bonding
KTH, Skolan för informations- och kommunikationsteknik (ICT), Integrerade komponenter och kretsar.ORCID-id: 0000-0002-0446-2515
KTH, Skolan för informations- och kommunikationsteknik (ICT), Integrerade komponenter och kretsar.
KTH, Skolan för informations- och kommunikationsteknik (ICT), Integrerade komponenter och kretsar.ORCID-id: 0000-0003-0654-0262
KTH, Skolan för informations- och kommunikationsteknik (ICT), Integrerade komponenter och kretsar.
Visa övriga samt affilieringar
2014 (Engelska)Ingår i: ECS Transactions: Volume 64, Cancun, Mexico, October 5 – 9, 2014 2014 ECS and SMEQ Joint International Meeting, Electrochemical Society, 2014, nr 6, s. 533-541Konferensbidrag, Publicerat paper (Refereegranskat)
Abstract [en]

We report on the fabrication of, high quality, monocrystalline relaxed Germanium with ultra-low roughness on insulator (GeOI) using low-temperature direct wafer bonding. We observe that a two-step epitaxially grown germanium film fabricated on silicon by reduced pressure chemical vapor deposition can be directly bonded to a SiO2 layer using a thin Al2O3 as bonding mediator. After removing the donor substrate silicon the germanium layer exhibits a complete relaxation without degradation in crystalline quality and no stress in the film. . The results suggest that the fabricated high quality GeOI substrate is a suitable platform for high performance device applications.

Ort, förlag, år, upplaga, sidor
Electrochemical Society, 2014. nr 6, s. 533-541
Serie
ECS Transactions, ISSN 1938-5862 ; 64
Nyckelord [en]
Bonding, Chemical bonds, Chemical vapor deposition, Fabrication, Germanium, Silicon, Silicon alloys, Silicon oxides, Silicon wafers, Temperature, Crystalline quality, Direct wafer bonding, Epitaxially grown, Germanium on insulators, High performance devices, Low temperatures, Reduced pressure chemical vapor deposition, Room temperature
Nationell ämneskategori
Materialteknik
Identifikatorer
URN: urn:nbn:se:kth:diva-160681DOI: 10.1149/06406.0533ecstScopus ID: 2-s2.0-84921260797OAI: oai:DiVA.org:kth-160681DiVA, id: diva2:790993
Konferens
6th SiGe, Ge, and Related Compounds: Materials, Processing and Devices Symposium - 2014 ECS and SMEQ Joint International Meeting, Cancun, Mexico, 5 October 2014 through 9 October 2014
Anmärkning

QC 20150226

Tillgänglig från: 2015-02-26 Skapad: 2015-02-26 Senast uppdaterad: 2018-01-15Bibliografiskt granskad
Ingår i avhandling
1. Fabrication of Group IV Semiconductors on Insulator for Monolithic 3D Integration
Öppna denna publikation i ny flik eller fönster >>Fabrication of Group IV Semiconductors on Insulator for Monolithic 3D Integration
2018 (Engelska)Doktorsavhandling, sammanläggning (Övrigt vetenskapligt)
Abstract [en]

The conventional 2D geometrical scaling of transistors is now facing many challenges in order to continue the performance enhancement while decreasing power consumption. The decrease in the device power consumption is related to the scaling of the power supply voltage (Vdd) and interconnects wiring length. In addition, monolithic three dimensional (M3D) integration in the form of vertically stacked devices, is a possible solution to increase the device density and reduce interconnect wiring length. Integrating strained germanium on insulator (sGeOI) pMOSFETs monolithically with strained silicon/silicon-germanium on insulator (sSOI/sSiGeOI) nMOSFETs can increase the device performance and packing density. Low temperature processing (<550 ºC) is essential as interconnects and strained layers limit the thermal budget in M3D. This thesis presents an experimental investigation of the low temperature (<450 ºC) fabrication of group IV semiconductor-on-insulator substrates with the focus on sGeOI and sSiGeOI fabrication processes compatible with M3D.

  To this aim, direct bonding was used to transfer the relaxed and strained semiconductor layers. The void formation dependencies of the oxide thickness, the surface treatment of the oxide and the post annealing time were fully examined. Low temperature SiGe epitaxy was investigated with the emphasis on the fabrication of Si0.5Ge0.5 strain-relaxed buffers (SRBs), etch-stop layer, and the device layer in the SiGeOI and GeOI process schemes. Ge epitaxial growth on Si as thick SRBs and thin device layers was investigated. Thick (500 nm-3 µm) and thin (<30 nm) relaxed GeOI substrates were fabricated. The latter was fabricated by continuous epitaxial growth of a 3-µm Ge (SRB)/Si0.5Ge0.5 (etch stop)/Ge (device layer) stack on Si. The fabricated long channel Ge pFETs from these GeOI substrates exhibit well-behaved IV characteristics with an effective mobility of 160 cm2/Vs.

  The planarization of SiO2 and SiGe SRBs for the fabrication of the strained GeOI and SiGeOI were accomplished by chemical mechanical polishing (CMP). Low temperature processes (<450 ºC) were developed for compressively strained GeOI layers (ɛ ~ -1.75 %, < 20 nm), which are used for high mobility and low power devices. For the first time, tensile strained Si0.5Ge0.5 (ɛ ~ 2.5 %, < 20 nm) films were successfully fabricated and transferred onto patterned substrates for 3D integration.

Ort, förlag, år, upplaga, sidor
Kungliga Tekniska högskolan, 2018. s. 139
Serie
TRITA-EECS-AVL ; 2018:01
Nyckelord
monolithic three dimensional (M3D) integration, strained germanium on insulator (sGeOI) pMOSFETs, silicon/silicon-germanium on insulator (sSOI/sSiGeOI) nMOSFETs, Si0.5Ge0.5 strain-relaxed buffer (SRB), direct bonding, chemical mechanical polishing (CMP), compressively strained GeOI, tensile strained Si0.5Ge0.5OI
Nationell ämneskategori
Nanoteknik
Identifikatorer
urn:nbn:se:kth:diva-221097 (URN)978-91-7729-658-4 (ISBN)
Disputation
2018-02-16, Ka-Sal C, Electrum, Kungliga Tekniska högskolan, Kistagången 16, Kista, Stockholm, 10:00 (Engelska)
Opponent
Handledare
Anmärkning

QC 20180115

Tillgänglig från: 2018-01-15 Skapad: 2018-01-12 Senast uppdaterad: 2018-01-19Bibliografiskt granskad

Open Access i DiVA

fulltext(461 kB)41 nedladdningar
Filinformation
Filnamn FULLTEXT01.pdfFilstorlek 461 kBChecksumma SHA-512
e19a8b90154a002cb01159646c15f0780023ed7992dbe91e1de2fa16b21371a0c49395b7b39efdd81f3052a4ac7c74044105fa533cb6696f0f946375198ed0c6
Typ fulltextMimetyp application/pdf

Övriga länkar

Förlagets fulltextScopus

Personposter BETA

Roupillard, GabrielHellström, Per-Erik

Sök vidare i DiVA

Av författaren/redaktören
Asadollahi, AliZabel, ThomasRoupillard, GabrielRadamson, Henry H.Hellström, Per-ErikÖstling, Mikael
Av organisationen
Integrerade komponenter och kretsar
Materialteknik

Sök vidare utanför DiVA

GoogleGoogle Scholar
Totalt: 41 nedladdningar
Antalet nedladdningar är summan av nedladdningar för alla fulltexter. Det kan inkludera t.ex tidigare versioner som nu inte längre är tillgängliga.

doi
urn-nbn

Altmetricpoäng

doi
urn-nbn
Totalt: 312 träffar
RefereraExporteraLänk till posten
Permanent länk

Direktlänk
Referera
Referensformat
  • apa
  • harvard1
  • ieee
  • modern-language-association-8th-edition
  • vancouver
  • Annat format
Fler format
Språk
  • de-DE
  • en-GB
  • en-US
  • fi-FI
  • nn-NO
  • nn-NB
  • sv-SE
  • Annat språk
Fler språk
Utmatningsformat
  • html
  • text
  • asciidoc
  • rtf