Combined Reduction of DC-link Harmonics and Common Mode Voltage in Interleaved Multi-inverter Systems by Modified SVPWM SchemesShow others and affiliations
2025 (English)In: IEEE Transactions on Industrial Electronics, ISSN 0278-0046, E-ISSN 1557-9948, Vol. 72, no 5, p. 4364-4374Article in journal (Refereed) Published
Abstract [en]
DC-link current harmonics and common mode voltage (CMV) are key design challenges for inverter-based power electronic systems. Addressing them collectively without additional hardware and/or complexity has promising advantages. This article investigates the interleaved utilization of modified space vector PWM schemes for parallel-inverter systems, targeting a combined and simultaneous reduction of these quality concerns. A time-domain analytical dc-link current formulation and a new application of sequence-based interleaving are combined in an offline numerical optimization algorithm that locates optimal interleaving shifts synced with the PWM sequence. With simulation and experimental validation, the corresponding numerical results ascertain an effective suppression of dc-link current harmonics alongside CMV reduction. In addition, this article extends the proposed idea to a special application for 3x multiphase machines through experimental validation.
Place, publisher, year, edition, pages
Institute of Electrical and Electronics Engineers (IEEE) , 2025. Vol. 72, no 5, p. 4364-4374
Keywords [en]
Active zero state pulse width modulation (AZPWM), common mode voltage (CMV), dc-link current ripples, interleaving, near state pulse width modulation (NSPWM), parallel inverter systems, space vector pulse width modulation (SVPWM)
National Category
Control Engineering Other Electrical Engineering, Electronic Engineering, Information Engineering
Identifiers
URN: urn:nbn:se:kth:diva-362698DOI: 10.1109/TIE.2024.3476937ISI: 001342320200001Scopus ID: 2-s2.0-105002492336OAI: oai:DiVA.org:kth-362698DiVA, id: diva2:1954140
Note
QC 20250424
2025-04-232025-04-232025-04-24Bibliographically approved