Hardware Implementation of JPEG2000 Encoder for Video Compression
2007 (English)In: ICIAS 2007: INTERNATIONAL CONFERENCE ON INTELLIGENT & ADVANCED SYSTEMS, VOLS 1-3, PROCEEDINGS, NEW YORK: IEEE , 2007, 1296-1299 p.Conference paper (Refereed)
JPEG2000 is an upcoming compression standard for still images that has a feature set well tuned for the present wireless and internet age. These features are possible due to adaptation of discrete wavelet transform, fractional bit plane coding and arithmetic coding. All the three algorithms are computationally intensive and require substantial number of memory and arithmetic operations. In this paper we propose a system level architecture capable of encoding JPEG2000 algorithm. For Discrete Wavelet Transform (DWT), a lifting based DWT core for lossy compression is proposed which reduces the hardware cost and achieves the higher hardware utilization. For Embedded Block Coding with Optimized Truncation (EBCOT), column-based coding architecture of Tier-1 block coding engine is discussed. The system architecture has been implemented using VHDL and synthesized for Xilinx Virtex-II FPGA with estimated frequency of 50 MHz.
Place, publisher, year, edition, pages
NEW YORK: IEEE , 2007. 1296-1299 p.
Digital image storage, Discrete wavelet transforms, Hardware, Image compression, Programming theory, VLSI circuits
Computer and Information Science
IdentifiersURN: urn:nbn:se:kth:diva-39383DOI: 10.1109/ICIAS.2007.4658594ISI: 000260249900258ScopusID: 2-s2.0-57949084060ISBN: 978-1-4244-1355-3OAI: oai:DiVA.org:kth-39383DiVA: diva2:440878
International Conference on Intelligent and Advanced Systems. Kuala Lumpur, MALAYSIA. NOV 25-28, 2007