State-of-the-art of topology processors for EMS and PMU applications and their limitations
2012 (English)In: IECON 2012 - 38th Annual Conference on IEEE Industrial Electronics Society, IEEE , 2012, 1422-1427 p.Conference paper (Refereed)
This article provides a review of the current openly available works in the field of topology processing. The most important works in this area are critically scrutinized, and their limitations are identified. The drawbacks are identified and fully discussed, and their effect on the output of the topology processor is investigated. To support the discussion, the IEEE Reliability Test System 1996 is simulated in real-time to show the deficiencies with the current available topology processor that uses PMU data. The real-time simulation is performed using an eMegaSim Opal-RT real-time simulator which is part of the 'SmarTS Lab' at KTH Royal Institute of Technology. Finally, possible potential solutions are briefly proposed as a conclusion.
Place, publisher, year, edition, pages
IEEE , 2012. 1422-1427 p.
, IEEE Industrial Electronics Society. Annual Conference. Proceedings, ISSN 1553-572X
Electrical Engineering, Electronic Engineering, Information Engineering
IdentifiersURN: urn:nbn:se:kth:diva-118404DOI: 10.1109/IECON.2012.6388564ISI: 000316962901067ScopusID: 2-s2.0-84872923709ISBN: 978-146732421-2OAI: oai:DiVA.org:kth-118404DiVA: diva2:606328
38th Annual Conference on IEEE Industrial Electronics Society, IECON 2012, 25 October 2012 through 28 October 2012, Montreal, QC
QC 201302192013-02-192013-02-182013-06-19Bibliographically approved